International Journal of Scientific Engineering and Research (IJSER)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed | ISSN: 2347-3878


Downloads: 1

India | Electronics and Communication Engineering | Volume 6 Issue 11, November 2018 | Pages: 119 - 121


Application of 6:2 Compressor in the Design of Multiplier

Arthi R, Dr Senthilkumar B, Gowrishankar R, Tamilselvan S, Dr. Sathish Kumar N

Abstract: Multiplier is the key element in the digital and high performance systems like FIR filters, processors and controllers. Multipliers are complex units and play an important role in deciding the overall area, speed and power consumption of digital circuit design. Hence, the design of multiplier must utilise the less number of transistors. Full adder is used to design such multiplier. Here the utilisation of number of adders has been reduced by introducing different compressor methods. The result achieved with 40% reduction in area, 05% reduction in power, 45% reduction in delay and 40% reduction in number of transistors.

Keywords: Multiplier, full adders, Area, Power, Compressor



Citation copied to Clipboard!

Rate this Article

5

Characters: 0

Received Comments

No approved comments available.

Rating submitted successfully!


Top